VLSI implementation of genetic four-step search for block matching algorithm
Research output: Journal Publications and Reviews (RGC: 21, 22, 62) › 21_Publication in refereed journal › peer-review
Author(s)
Related Research Unit(s)
Detail(s)
Original language | English |
---|---|
Pages (from-to) | 1474-1481 |
Journal / Publication | IEEE Transactions on Consumer Electronics |
Volume | 49 |
Issue number | 4 |
Publication status | Published - Nov 2003 |
Link(s)
Abstract
Genetic algorithm is well known for searching global optimum. It has been demonstrated its capability for Block Motion Estimation with performance close to exhaustive full search using fewer search steps. However, it is computational expensive. A Genetic Four-Step Search is developed to alleviate the problem. It has a mean square error performance close to full search and much computational efficient than the traditional genetic algorithm. A FPGA implementation of the proposed algorithm is realized. The architecture is simple and suitable for valuable applications in the development of low cost multimedia products.
Research Area(s)
- Block matching algorithm, FPGA, VLSI
Citation Format(s)
VLSI implementation of genetic four-step search for block matching algorithm. / Wu, Angus; So, Sammy.
In: IEEE Transactions on Consumer Electronics, Vol. 49, No. 4, 11.2003, p. 1474-1481.Research output: Journal Publications and Reviews (RGC: 21, 22, 62) › 21_Publication in refereed journal › peer-review