A low-memory address translation mechanism for flash-memory storage systems

Chin-Hsien WU, Chen-Kai JAN, Tei-Wei KUO

Research output: Journal Publications and ReviewsRGC 21 - Publication in refereed journalpeer-review

Abstract

While flash-memory has been widely adopted for various embedded systems, the performance of address translation has become a critical issue for the design of flash translation layers. The aim of this paper is to improve the performance of existing designs by proposing a caching mechanism for efficient address translation. A replacement strategy with low-time complexity and low-memory requirements is proposed to cache the most recently used logical addresses. According to the experiments, the proposed method has shown its efficiency in the reducing of the address translation time.
Original languageEnglish
Pages (from-to)1713-1727
JournalJournal of Information Science and Engineering
Volume27
Issue number5
DOIs
Publication statusPublished - 1 Sept 2011
Externally publishedYes

Research Keywords

  • Caching mechanism
  • Embedded systems
  • Flash memory
  • Low memory
  • Storage systems

Fingerprint

Dive into the research topics of 'A low-memory address translation mechanism for flash-memory storage systems'. Together they form a unique fingerprint.

Cite this